## Athanasios Moschos

## amoschos3@gatech.edu https://0ena.github.io

| SHORT SKILL SET<br>AND RESEARCH<br>INTRODUCTION | I am implementing different open-source RISC-V micro-architectures either through FPGA proto-<br>typing (Xilinx/AMD FPGAs) or as ready for tape-out ASIC blocks, to examine their susceptibility<br>to hardware trojan attacks. My concrete understanding of CPU architectures allows me to per-<br>form modifications in the original RTL code or design custom add-on modules, while maintaining<br>the native design functionality and performance metrics. To evaluate the performance impact of<br>RTL modifications in the physical implementation of the design, I have created a fully automated<br>RTL-to-GDII flow for synthesis and physical implementation of complex RTL designs. I have expe-<br>rience with C/C++, Python and Matlab programming, as I have employed them both in industry<br>and research projects. During my Masters, I have taken relevant coursework in advanced computer<br>architecture and memory technologies, where I designed simulators in C/C++ for cache memories,<br>branch predictors, FOCO architecture (Tomasulo's algorithm) and cache coherence protocols. I also<br>employ Sed and AWK scripting for the processing of large database files (e.g., core/memory/system<br>dumps, ASIC netlists). Lastly, I have configured and maintain my own Linux servers with a variety<br>of inductory EDA tools (Cachenee Suncapuse, Menter) negocrawing research |                                                                                                |  |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|
| EDUCATION                                       | <b>Ph.D. in Electrical and Computer Engineering</b><br>Georgia Institute of Technology<br>Center for Cyber Operations Enquiry and Unconventional Sensing (COF<br>Advisor: Dr. Angelos Keromytis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | January 2020 - Present<br>Atlanta, GA<br>EUS)                                                  |  |
|                                                 | <b>M.S. in Electrical and Computer Engineering</b><br>Georgia Institute of Technology<br>Courses: Advanced CPU Architectures, Microelectronics Technology, Dig<br>Nodes, Memory Device Technologies and Applications, Quantum Compu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | December 2021<br>Atlanta, GA<br>pital Systems in Nanometer<br>ting Devices and Hardware        |  |
|                                                 | Diploma in Electrical and Computer Engineering (B.Eng. & M.En<br>University of Patras<br>VLSI Design Laboratory<br>Advisors: Dr. Odysseas Koufopavlou and Dr. Apostolos Fournaris                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | g.) July 2017<br>Patras, Greece                                                                |  |
| SKILL SET                                       | <b>EDA Tools:</b> Xilinx Vivado, Genus/Innovus/Tempus, Virtuoso, Questasim, LEC, Spectre, Incisive <b>Programming Skills:</b> (System) Verilog, VHDL, C, Python, TCL, Sed, AWK, Assembly, Matlab <b>Lab Experience:</b> FPGA prototyping, measurements with oscilloscopes, spectrum analyzers, EM probes. Linux servers & EDA tools setup and management. <b>Language Skills:</b> Greek, English and German.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                |  |
| PROFESSIONAL<br>EXPERIENCE                      | Mixed-Signal/Digital IC Design Engineer A<br>weasic Microelectronics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | April 2018 - December 2019<br>Athens, Greece                                                   |  |
|                                                 | • Participation in <b>5 first pass silicon success</b> tape-outs of RF/mix<br>IC Design Engineer and Analog Layout Engineer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | xed-signal chips as a Digital                                                                  |  |
|                                                 | • Established the Company's first RTL-to-GDSII digital design flow and implemented the front-<br>end and back-end of various digital blocks (including a 32-bit RISC-V microarchitecture) used<br>in the Company's products .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                |  |
|                                                 | • Performed layout in different technology processes (55nm SiGE Bi 22nm GF FD-SOI) on top-chips, individual analog blocks and cust design flow. My ability in solving fast DRC and LVS errors in layouts enabled the Company to meet all of its tight tape-out deal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CMOS, 45nm GF RF-SOI,<br>com cells used in the digital<br>a complex top-chip/analog<br>dlines. |  |
|                                                 | • Digital front-end/back-end experience: RTL coding, design synth<br>planning, place and route, clock tree synthesis, static timing analy<br>physical verification, equivalence checking, ECOs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | esis, floor planning, power<br>sis (STA), sign-off timings,                                    |  |
|                                                 | • Created Sed and Awk scripts to adjust the gate-level netlists of mit to fit the client's digital-on-top flow for functional testing/simulat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ixed-signal top-chip blocks, ions.                                                             |  |

Embedded Systems Software Engineer TELETEL S.A. November 2017 - April 2018 Athens, Greece

- Co-leading of a small team instructed with the implementation of a testing-suite for the validation of the Xtratum hypervisor on the LEON3 microprocessor. The project was funded by the European Space Agency [media].
- Implementation of software modules in C and C++ that facilitated the communication between the XtratuM hypervisor and a custom-made Python testing-suite.
- Acquired experience in the implementation of uni-tests for the validation of software modules running on the SPARC-V8 architecture.

| RESEARCH   | Graduate Research Assistant     | January 2020 - Present |
|------------|---------------------------------|------------------------|
| EXPERIENCE | Georgia Institute of Technology | Atlanta, GA            |

My research interests lie in the fields of hardware trojans and side-channel analysis. More specifically, I am interested in the discovery of weaknesses inherent in complex IC designs (i.e. RISC-V, x86 microarchitectures) that enable the insertion of malicious functionalities (hardware trojans) or the extraction of sensitive information through side-channels.

I utilize Linux-capable, 64-bit RISC-V microarchitectures as my test-bed for the creation and testing of hardware trojan attacks (e.g., denial of service, unauthorized access of privileged memory sections). Through FPGA prototyping (on Xilinx/AMD Kintex-7 chips), I test the effectiveness of different trojan functionalities and examine the interaction between the hardware trojans and the OS. Moreover, I collect side-channel measurements during the CPU's operation to evaluate the stealthiness characteristics of the trojan implementations. Using TSMC's 28nm HPC+ process I have implemented the digital front-end and back-end of different RISC-V microarchitectures. I use the finalized sign-off microprocessor layouts to examine the susceptibility of complex ICs to the insertion of hardware trojans inside foundries.

Parallel to the above, under the guidance of Professor Daniel Genkin, I investigated the susceptibility of Intel's AES-NI x86 instruction set extension to side-channel attacks and especially to correlation power analysis (CPA) attacks. I created signal processing scripts for pattern recognition, extraction and alignment, as well as filtering, denoising and discartion of measurements. Moreover, I performed CPA attacks on post-processed measurements of AES-NI encryption operations and successfully recovered the encryption keys.

I look forward for my research to enhance our understanding of hardware vulnerabilities in modern silicon solutions and help protect the chips' life cycle and supply chains.

| Diploma Thesis Researcher | June 2015 - April 2017 |
|---------------------------|------------------------|
| University of Patras      | Patras, Greece         |

I conducted research on side-channel attacks and cryptanalysis methods (e.g. CPA) to evaluate the protections of several hardware security modules. I designed and implemented a digital controller IP (FPGA prototyping on Xilinx/AMD Spartan-6 chips) that enabled very fast collection of electromagnetic power measurements from different cryptographic modules implemented inside FPGAs. The digital controller is parametric and can be easily reconfigured during compile time to accommodate a variety of cryptographic modules. I used the collected measurements to evaluate the side-channel resistance of several cryptographic modules. Part of my Diploma Thesis led to 3 publications.

| TEACHING           | Graduate Teaching Assistant, Georgia Institute of Technology<br>ECE 4115: Introduction to Computer Security<br>Preparing the lab exercises, grading and holding students' office hours. | Spring & Fall 2021                         |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| HONORS &<br>AWARDS | <b>CSAW Finalist</b> - AI Hardware Attack Challenge<br>Advanced in the final round of the competition with an AI-generated hardw<br>for a Linux-capable RISC-V microarchitecture.       | November 2023<br>are trojan design crafted |
|                    | Young DAC Fellow fellowship from the 60th DAC Conference<br>One of the 194 Young DAC Fellows, selected among 335 candidates.                                                            | July 2023                                  |
|                    | Acknowledgment from the 32nd EUROCRYPT Conference                                                                                                                                       | May 2013                                   |

One of the team members helping organizing Eurocrypt 2013 Conference in Athens, Greece.

Travel Grants CSAW 2023, DAC 2023, CHES 2022, EUROCRYPT 2014/2015

## PUBLICATIONS

|                                     | <ol> <li><u>A. Moschos</u>, F. N. Monrose, A. D. Keromytis, "Towards Practical Fabrication Stage Attacks<br/>Using Interrupt-Resilient Hardware Trojans", 2024 IEEE International Symposium on Hard-<br/>ware Oriented Security and Trust (HOST), 2024.</li> </ol>                                    |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                     | <ol> <li>G. Kokolakis, <u>A. Moschos</u>, A. D. Keromytis, "Harnessing the Power of LLMs in Hardware<br/>Trojan Design", 2024 Artificial Intelligence in Hardware Security, Applied Cryptography and<br/>Network Security Workshops (ACNS), 2024.</li> </ol>                                          |
|                                     | <ol> <li><u>A. Moschos</u>, K. Valakuzhy, A. D. Keromytis, "On the Feasibility of Remotely Triggered Au-<br/>tomotive Hardware Trojans", 2022 International Conference on Electrical, Computer, Com-<br/>munications and Mechatronics Engineering (ICECCME), 2022, [media1] [media2].</li> </ol>      |
|                                     | <ol> <li>A. Fournaris, <u>A. Moschos</u>, N. Sklavos, "Side Channel Assessment Platforms and Tools for<br/>Ubiquitous Systems", In: Avoine G., Hernandez-Castro J. (eds) Security of Ubiquitous Com-<br/>puting Systems, 2021, Springer, Cham. https://doi.org/10.1007/978-3-030-10591-4_9</li> </ol> |
|                                     | <ol> <li>A. Fournaris, Charalambos Dimopoulos, <u>A. Moschos</u>, O. Koufopavlou. "Design and leakage<br/>assessment of side channel attack resistant binary edwards Elliptic Curve digital signature<br/>algorithm architectures", Microprocessors and Microsystems 64: 73-87, 2019.1</li> </ol>     |
|                                     | <ol> <li><u>A. Moschos</u>, A. Fournaris, O. Koufopavlou, "A flexible leakage trace collection setup for<br/>arbitrary cryptographic IP cores", 2018 IEEE International Symposium on Hardware Oriented<br/>Security and Trust (HOST): 138-142, 2018.</li> </ol>                                       |
| POSTERS                             |                                                                                                                                                                                                                                                                                                       |
|                                     | <ol> <li><u>A. Moschos</u>, A. D. Keromytis, "Considering the Future of Hardware Trojan Attacks", DAC<br/>Young Fellows Poster Session - 60th Design Automation Conference (DAC), 2023.</li> </ol>                                                                                                    |
|                                     | <ol> <li><u>A. Moschos</u>, A. D. Keromytis, "The Design and Implementation of an Open-Source Hardware<br/>Trojan for a 64-bit RISC-V CPU Design", Poster Session - IACR Transactions on Crypto-<br/>graphic Hardware and Embedded Systems (TCHES), 2022.</li> </ol>                                  |
| SERVICE                             | U.S. Open-Source Software Security Initiative WorkshopAugust 2022Scribe for the "Memory-Safe Language Adoption in OSS" session.                                                                                                                                                                       |
| INVITED TALKS                       | Athecrypt 2018       January 2018         Talk on "Automated Functional Validation and Security Evaluation Setup for Arbitrary Cryptographic IP cores".                                                                                                                                               |
| ADDITIONAL<br>SCHOOLS &<br>TRAINING | TRUDEVICE 2014       July 2014         Training School on Trustworthy Manufacturing and Utilization of Secure Devices in Lisbon, Portugal.                                                                                                                                                            |
| EXTRA-<br>CURRICULAR<br>ACTIVITIES  | Sailing 2015 - Present I hold a Skipper's license since 2015 and I have been involved in yacht racing with large keel boats (35ft-40ft).                                                                                                                                                              |
|                                     | Free-diving 2019 - Present                                                                                                                                                                                                                                                                            |
|                                     | I hold a free-diving 1st level certification (depths up to 18m) from the Greek Diving Association and                                                                                                                                                                                                 |
|                                     | I enjoy spearfishing.                                                                                                                                                                                                                                                                                 |